Synopsys is a global leader in engineering solutions that span the entire silicon‑to‑system lifecycle, empowering customers to accelerate the development of AI‑powered products. The company delivers cutting‑edge silicon design, semiconductor IP, electronic design automation (EDA), and simulation and analysis tools, complemented by professional design services. Synopsys distinguishes itself through deep industry partnerships that enhance R&D productivity and unlock innovative capabilities across technology sectors. Its commitment to software quality and security further ensures reliable, high‑performance solutions for complex electronic systems.
We are seeking a Senior Staff Engineer for our ASIC Digital Design team. The ideal candidate will have 7-10 years of experience in RTL design, including high-speed digital and mixed-signal interfaces. The role will involve developing and delivering RTL designs for High Bandwidth Memory (HBM) PHY IP and collaborating with cross-functional teams.
Synopsys is a global leader in engineering solutions that span the entire silicon‑to‑system lifecycle, empowering customers to accelerate the development of AI‑powered products. The company delivers cutting‑edge silicon design, semiconductor IP, electronic design automation (EDA), and simulation and analysis tools, complemented by professional design services. Synopsys distinguishes itself through deep industry partnerships that enhance R&D productivity and unlock innovative capabilities across technology sectors. Its commitment to software quality and security further ensures reliable, high‑performance solutions for complex electronic systems.
Synopsys